

Budapest University of Technology and Economics

## HDL-based RTL design

Péter Horváth

Department of Electron Devices

March 23, 2016

#### Contents

#### Challenges on RTL

- Simulation-synthesis mismatch
- Optimization fields: area, timing, power

#### Synthesizable RTL

- Synthesizable subset of HDLs
- Synthesis of the most important VHDL language constructs
- RTL design guidelines
- Register-Transfer Level HDL implementation schemes of data-processing systems
  - The behavioral RTL (FSMD) coding style
  - The structural RTL (FSM+D) coding style

# Challenges on RTL

#### RTL – Register-Transfer Level

- RTL is the abstraction level between algorithm and logic gates.
- In RTL description, circuit is described in terms of registers (flip-flops or latches) and the data is transferred between them using logical operations (combinational logic, if needed). That is why the nomenclature: Register-Transfer Level (RTL).



### Simulation-synthesis mismatch

- **HDLs** are the tools of RTL modeling.
- The HDLs originally were developed for **documentation purposes** (describe the behavior of existing circuits).
- Recently the only aim of RTL HDL models is to underlie the automated logic synthesis.
- The HDL LRMs (Language Reference Manuals) define only simulation semantics of the language.
- Difficulties in HDL-based automated logic synthesis
  - The simulation semantics and the synthesis semantics of the different synthesis tools may differ.
  - The synthesis semantics of different synthesis tools may differ from each other as well.
  - There is a subset of the HDLs that is **NOT** synthesizable.

## RTL optimization fields

■ **Area**: The **number of logic gates** required for implementing the functionality of the RTL design highly depends on the RTL coding style.

#### Timing

- Although the critical path delay of a circuit is directly influenced by transistor-level properties, there are numerous design techniques on RTL to decrease the logic delay and increase the clock frequency hereby.
- The RTL designer's objective is to minimize the clock cycles required for a certain task and maximizing the throughput of the system.
- **Power**: The power consumption of a system mainly depends on device level and technology level issues but there are efficient coding techniques on RTL that are able to prevent high power consumption.

# Synthesizable RTL

## Synthesizable subset of HDLs

- There is a subset of the HDLs that cannot underlie an automated logic synthesis.
- The non-synthesizable subset is vendor-dependent.
- Three categories of the non-synthesizable language constructs can be distinguished
  - **ignored** constructs: the parser of the synthesizer ignores these expressions, the post-synthezis behavior may differ from the pre-synthesis behavior
  - **partially supported** constructs: these expressions are synthesizable with some restrictions
  - **not supported** constructs: the parser of the synthesizer terminates with an error message

### Ignored language constructs – example

■ The timing-related statements are ignored by the synthesis tools.







### Partly supported language constructs – examples

- In Altera Quartus II the range selection is only supported if at least one of the range boundaries is constant (computable in compilation time).
- If the target technology does not include hardware multipliers, then the multiplication operator is only supported if the multiplier is a power of 2.
- The loop statements are generally synthesizable, if the **number of iterations** is constant. The sub-circuit implementing the loop body is syntesized multiple times according to the maximum iteration number.
- Only one 'event attribute can be embedded into a process statement.

### Not supported language constructs – examples

- In case of ASIC technology, the **initial block** of Verilog and the initial values of VHDL are not synthesizable. The register initialization can only be implemented with a reset signal.
- The wait statement of VHDL is not synthesizable. The real circuits "do not know anything about the concept of time", there is only cause-and-effect mechanism.
- A signal with **multiple drivers** cannot be synthesized directly. Two outputs cannot connected to each other, tri-state buffers are required.

#### Synthesis of the assignment statement

```
library ieee;
use ieee.std logic 1164.all;
entity assignment is
port (a: in std logic vector (3 downto 0);
       b: in std logic vector (3 downto 0);
       c: in std logic vector (3 downto 0);
       y 1: out std logic;
       y 2: out std logic vector (3 downto 0));
end assignment;
architecture behavior of assignment is
begin
v 1 \le not (a(0) or b(1)) and c(2);
v 2 <= a xor c;
end behavior:
```



The synthesis was performed in Altera Quartus II environment

Synthesis of the most important VHDL language constructs

## Synthesis of a complete if-then-else statement

```
library ieee;
use ieee.std logic 1164.all;
entity if complete is
port (a: in std logic vector (3 downto 0);
       b: in std logic vector (3 downto 0);
       c: in std logic vector (3 downto 0);
      y 1: out std logic;
       y 2: out std logic vector (3 downto 0));
end if complete;
architecture behavior of if complete is
begin
process (a,b,c)
begin
  if (a(0) = '1') then y 1 \le b(0);
                        v 2 <= c;
  else y 1 <= a(2);
      v 2 <= b;
  end if:
 end process;
end behavior:
```



The synthesis was performed in Altera Quartus II environment

Synthesizable RTL

#### Synthesis of an incomplete if-then-else statement

```
library ieee;
use ieee.std logic 1164.all;
entity if incomplete is
port (a: in std_logic_vector (3 downto 0);
       b: in std logic vector (3 downto 0);
       c: in std logic vector (3 downto 0);
       v 1: out std logic;
       y_2: out std_logic_vector (3 downto 0));
end if incomplete;
architecture behavior of if incomplete is
begin
process (a,b,c)
 begin
  if (a(0) = '1') then y 1 \le b(0);
                        y 2 <= c;
  end if;
 end process:
end behavior:
```



The synthesis was performed in Altera Quartus II environment

# Synthesis of the process statement – combinational process

```
library ieee;
use ieee.std logic 1164.all;
entity comb process is
 port (a: in std logic vector (3 downto 0);
       b: in std logic vector (3 downto 0);
       c: in std logic vector (3 downto 0);
       v 1: out std logic;
       v 2: out std logic vector (3 downto 0));
end comb process;
architecture behavior of comb process is
begin
 process (a,b,c)
begin
 y 1 \le a(2) \text{ or } c(1);
 y 2 <= a and b;
 end process;
end behavior;
```



The synthesis was performed in Altera Quartus II environment

### Synthesis of the process statement – flip-flops

```
library ieee;
use ieee.std logic 1164.all;
entity flip flop is
 port (clk: in std logic;
        clear: in std logic;
        ce: in std logic;
        din: in std logic;
        dout: out std logic);
end flip flop;
architecture behavior of flip flop is
begin
 process (clk, clear)
 begin
   if ( clear = '1' ) then dout <= '0';</pre>
    elsif ( rising edge(clk) ) then
     if ( ce = '1' ) then dout <= din;
      end if:
    end if:
  end process;
end behavior:
```



The synthesis was performed in Altera Quartus II environment

#### Synthesis of the process statement – signal versus variable

```
library ieee;
use ieee.std logic 1164.all:
entity signal process is
  port (clk: in std logic;
        a: in std logic:
        b: in std logic;
          out std logic);
end signal process;
architecture behavior of signal process is
  signal c: std logic;
begin
  process (clk)
  begin
    if ( rising edge(clk) ) then
      c <= a and b:
      v <= c;
   end if:
  end process:
end behavior:
```

```
v~rea0
```

The synthesis was performed in Altera Quartus II environment Péter Horváth

```
library ieee;
use ieee.std logic 1164.all;
entity variable process is
 port (clk: in std logic;
       a: in std logic;
       b: in std logic;
       y: out std logic);
end variable_process;
architecture behavior of variable process is
begin
 process (clk)
   variable c: std logic;
  begin
   if ( rising edge(clk) ) then
     c := a and b;
     v <= c:
  end if:
 end process;
end behavior:
```



## Synthesis of the arithmetic operators

- The synthesis of the arithmetic depends on the **libraries** and **packages** used.
- The most widely used arithmetic packages
  - integer packages in the ieee library
    - std\_logic\_unsigned: all standard logic vectors (std\_logic\_vector) are interpreted as unsigned integers in arithmetic and comparation operations
    - std\_logic\_signed: all standard logic vectors are interpreted as signed integers in arithmetic and comparation operations
    - std\_logic\_arith: the desired interpretation of the standard logic vectors should be declared at the operator calls
    - numeric\_std: a standardized version of the std\_logic\_arith library
  - fixed-point and floating-point packages in the ieee 1 library
    - fixed\_pkg
    - float\_pkg

another versions of these packages can be found in the *floatfixlib* library as well

# Synthesis of the Finite State Machines (FSMs)

- The FSMs consist of three parts: state register, next-state logic, and output logic.
- Based on the number of processes used to describe the FSM three approaches can be distinguished
  - one-process: The parts of the FSM are described in the same clocked process. The outputs are buffered. That means, that the resource requirement is high but the timing is reliable (the control signals are glitch-free) and the clock-to-output delay is low.
  - two-process: The next-state logic and the state register are described in the same process but the output logic is modeled with a separate combinatorial process. The outputs are not buffered, so the resource requirement is lower but the timing is less reliable, because the mealy-inputs may cause timing violations.
  - three-process: An own process is assigned to the structural parts of the FSM respectively. The HDL code is difficult to read and the mealy-inputs may cause timing violations.

```
process (clk)
begin
  if ( rising edge(clk) ) then
    if ( reset = '1' ) then
      state <= s0:
      output <= '0';
    else
      case state is
        when s0 => output <= '0';
                   if ( start = '1' ) then
                     state <= sl;
                   end if:
        when s1 => output <= '1';
                   if ( stop = '1' ) then
                     state <= s0:
                   end if:
        when others => report "?"
                       severity failure;
```

end case;
end if;
end if;
end process;

Synthesis of the most important VHDL language constructs

```
stop output-rego output-rego output-rego output-rego output-rego output state-output output o
```

The synthesis was performed in Altera Quartus II environment

#### Synthesis of FSMs – two processes

```
L STATE: process (clk)
begin
  if ( rising edge(clk) ) then
    if ( reset = '1' ) then
      pres state <= s0;
    else
      pres state <= next state;
    end if;
  end if:
end process;
L LOGIC: process (pres state, start, stop)
begin
  case pres state is
    when s0 => output <= '0';
               if ( start = '1' ) then
                 next state <= s1;
                  next state <= s0;
               end if:
    when s1 => output <= '1';
               if ( stop = '1' ) then
                 next state <= s0;
               else
                 next state <= s1;
               end if:
    when others => report "?"
                   severity failure;
  end case:
end process;
```



The synthesis was performed in Altera Quartus II environment

#### Synthesis of FSMs – three processes

```
L STATE: process (clk)
begin
 if ( rising edge(clk) ) then
    if ( reset = '1' ) then
      pres state <= s0;
    else
      pres state <= next state;
    end if:
  end if:
end process;
L NSL: process (pres state, start, stop)
begin
  case pres state is
    when s0 => if ( start = '1' ) then
                next_state <= s1;
               else next state <= s0;
               end if;
   when s1 => if ( stop = '1' ) then
                next_state <= s0;
               else next state <= s1;
               end if;
    when others => report "?"
                   severity failure;
  end case;
end process;
L OL: process (pres state)
begin
  case pres state is
    when s0 => output <= '0';
    when s1 => output <= '1';
    when others => report "?"
                   severity failure;
  end case;
end process;
```



The synthesis was performed in Altera Quartus II environment

# RTL design guidelines

- There are numerous RTL design techniques making it possible to obtain appropriate reliability, low area, high speed, or low power consumption.
- The aim of guidelines
  - 1 they help to avoid undesirable hardware
  - 2 they help to maintain the identical behavior between the RTL model and the gate level model

# RTL design guidelines

- Avoid undesirable hardware
  - To avoid latches, set all outputs of combinatorial blocks to default values at the beginning of the sequential blocks.
  - 2 To avoid internal buses, do not assign regs/signals from two separate always blocks/processes.
  - To avoid tristate buffers, do not assign the value 'Z' (VHDL) or 1'bz (Verilog).
- RTL versus gate level behavior
  - All inputs must be listed in the sensitivity list of a combinatorial block.
  - 2 The clock and asynchronous reset must be in the sensitivity list of a sequential block.
  - 3 Use a non-blocking assignment when assigning to a reg intended to be inferred as a flip-flop (Verilog). (in VHDL: use a signal assignment instead of a variable assignment)

# RTL HDL Implementation Schemes for Data-Processors

### Concepts – Data processing systems

- It performs transformations on input data and transfers the processed data to outputs.
- It may include internal data-storage subsystems.
- The data manipulation is based on a **controlling mechanism** (application-specific algorithm or stored program).
- Two categories of the data-processor resources can be distinguished
  - **controlling** resources<sup>2</sup> are related to the controlling mechanism
  - datapath resources<sup>3</sup> are related to the data-manipulation and internal data-storage
- Signal and I/O types
  - data/control I/O: direct interface between the outside world and the datapath/controlling resources
  - **control signal**: from control resources to datapath resources
  - **status signal**: from datapath resources to controlling resources

<sup>2</sup> e.g. FSM, microprogrammed controller

<sup>3</sup> e.g. ALU, register-file

#### Concepts – Implementation schemes

- Since HDLs are **rich in language constructs**, a functional description can be transformed into a RTL model diversely.
- Examples
  - an adder can be implemented as a complete design entity or as a subroutine or function
  - a register can be implemented as a complete design entity or a single signal inside another design entities architecture body.
- An implementation scheme is a proposed HDL coding style that determines
  - the HDL model structure
  - applied language constructs for implementation of the functional model elements
  - clocking scheme

## The behavioral RTL (FSMD) coding style

- FSMD: Finite State Machine with Datapath
- The HDL model includes the control resources and the datapath resources as well in a single design entity (coarse-grained HDL model).
- The HDL model includes the controller: The design entity describing the system is a FSM implemented in a single process.
- The HDL model includes the datapath resources
  - data-manipulation: operator, subroutine, function calls
  - data-storage: signals and arrays of signals

# The behavioral RTL (FSMD) coding style

#### behavioral RTL model example

```
architecture behavioral RTL of sum is
type state type is (s0, s1, s2, s3, s4, s5);
signal state: state type := s0;
 signal s acc: std logic vector (7 downto 0) := X"00";
begin
 process (clk)
 begin
 if ( rising edge(clk) ) then
  if ( reset = '1' ) then s acc <= X"00";
                            state \leq = s0:
   else
   case state is
    when s0 => if ( start = '1' ) then
                   ready <= '0';
                   s acc <= X"00";
                   state <= s1;
                  else state <= s0:
                  end if:
     when sl
              => s acc <= s acc + in1;
                  state <= s2;
     when s2
               => s acc <= s acc + in2;
                  state <= s3;
```

```
when s3
               => s acc <= s acc + in3;
                  state <= s4;
               => s acc <= s acc + in4;
     when s4
                  state <= s5;
               => if ( s acc = X"00" ) then
     when s5
                   zero <= '1';
                  else zero <= '0';
                  end if:
                  ready <= '1';
                  state <= s0;
    when others => report "?"
                    severity failure;
   end case;
  end if:
 end if:
 end process;
 acc <= s acc;
end behavioral RTL;
```

# The structural RTL (FSM+D) coding style

The structural RTL (FSM+D) coding style

- FSM+D: Finite State Machine + Datapath
- The controller, the datapath, the data-manipulating, and storage resources are described in separate design units (fine-grained HDL model).
- The controller is a **finite state machine**. The design unit including the FSM does not include any data-storage resources (except the state register). The FSM description only includes **port-assignments**.
- The datapath only includes the **instantiations** of the data-manipulating (e.g. ALUs) and storage (registers, register files) resources.

## The structural RTL (FSM+D) coding style

```
structural RTL model example – components
                                                   architecture behavior of mux5 is
architecture behavior of standard register is
begin
                                                   begin
 process (clk)
                                                    process (sel,input0,input1,input2,input3,input4)
 begin
                                                    begin
 if ( rising edge(clk) ) then
                                                     case (sel) is
  if ( reset = '1' ) then dout <= X"00";</pre>
                                                      when "000" => output <= input0;
  elsif ( ce = '1' ) then dout <= din;
                                                      when "001" => output <= input1;
                                                      when "010" => output <= input2;
  end if:
  end if:
                                                      when "011" => output <= input3;
                                                      when "100" => output <= input4;
 end process;
                                                      when others => output <= (others => '-');
end behavior:
                                                     end case:
                                                    end process:
                                                   end behavior:
architecture behavior of nor 8 is
                                                   architecture behavior of adder is
begin
                                                   begin
 zero <= '1' when in1 = X"00" else '0';
                                                    result <= std logic vector( unsigned(in1) +
end behavior:
                                                                                 unsigned(in2));
                                                   end behavior:
```

#### The structural RTL (FSM+D) coding style

#### structural RTL model example - controller & datapath

```
architecture behavior of controller is
 type state type is (s0, s1, s2, s3, s4, s5, s6);
signal state: state type := s0;
begin
process (clk) begin
 if ( rising edge(clk) ) then
  if ( reset = '1' ) then
   state <= s0; sel acc <= "000"; ce acc <= '0';
   ready <= '0'; zero <= '0';
   else
   case state is
     when s0 => if ( start = '1' ) then
                 sel acc <= "100"; ce acc <= '1';
                 state <= s1;
                else state <= s0; end if;
     when s1 => sel acc <= "000"; state <= s2;
     when s2 => sel acc <= "001"; state <= s3;
    when s3 => sel acc <= "010"; state <= s4;
    when s4 => sel acc <= "011"; state <= s5;
    when s5 => ce acc <= '0'; state <= s6;
    when s6 => zero <= ss zero; ready <= '1';
                state <= s0;
    when others => report "?" severity failure;
   end case:
   end if:
  end if;
 end process;
end behavior:
```

```
architecture structure of datapath is
 signal from mux: std logic vector (7 downto 0);
 signal from add: std logic vector (7 downto 0);
 signal from acc: std logic vector (7 downto 0);
 signal from nor: std logic;
begin
 L MUX: entity work.mux5(behavior)
         port map (in1,in2,in3,in4,X"00",
                   sel acc,
                   from mux);
 L ADD: entity work.adder(behavior)
         port map (from acc, from mux,
                   from add);
 L ACC: entity work.standard register(behavior)
         port map (clk, reset,
                   ce acc,
                   from add,
                   from acc);
 L NOR: entity work.nor 8 (behavior)
        port map (from acc, from nor);
 ss zero <= from nor;
 acc <= from acc:
end structure;
```

# Additional readings

- Sanjay Churivala, Sapan Garg Principles of VLSI RTL Design
- Enoch O. Hwang Digital Logic and Microprocessor Design with VHDL
- J. Bhasker Verilog HDL Synthesis
- Weng Fook Lee VHDL Coding and Logic Synthesis with SYNOPSIS
- Janick Bergeron Functional Verification of HDL models

Additional readings